首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >A Disturb Free Read Port 8T SRAM Bitcell Circuit Design with Virtual Ground Scheme
【24h】

A Disturb Free Read Port 8T SRAM Bitcell Circuit Design with Virtual Ground Scheme

机译:具有虚拟接地方案的无干扰读取端口8T SRAM位单元电路设计

获取原文

摘要

This paper presents new 8T SRAM design that avoids the stability and reliability issues of the conventional 6T and other existing SRAM cells. The proposed 8T SRAM is as good as the 10T design without the overheads of the 10T cell. In the proposed design, the virtual ground technique weakens the positive feedback and improves the writeability of the cell. The read operation does not require any precharging circuit leading to reduced area overheads for the SRAM memory system. The design isolates the storage node from the read path, which improves the read stability. For reliability study, we have investigated the static noise margin (SNM) of the proposed 8T SRAM and compared with the conventional designs at different process corners. The delay of the proposed bitcell is reduced to 69.67% during write and 52.87% during the read compared to conventional 6T bitcell. In addition to this, leakage currents of the proposed 8T bitcell reduced to 4.24%, 9.5% and 18.65% in the hold, read and write operations in contrast to conventional 6T bitcell. We have also analyzed the impact of the process and parametric variations in the proposed 8T SRAM using Monte Carlo simulations.
机译:本文介绍了新的8T SRAM设计,该设计避免了常规6T和其他现有SRAM单元的稳定性和可靠性问题。拟议的8T SRAM与10T设计一样好,而没有10T单元的开销。在提出的设计中,虚拟接地技术削弱了正反馈并提高了单元的可写性。读操作不需要任何预充电电路,从而减少了SRAM存储系统的面积开销。该设计将存储节点与读取路径隔离开,从而提高了读取稳定性。为了进行可靠性研究,我们研究了拟议的8T SRAM的静态噪声容限(SNM),并与不同工艺角点的常规设计进行了比较。与传统的6T位单元相比,建议的位单元的延迟在写入过程中减少为69.67%,在读取过程中减少为52.87%。除此之外,与传统的6T位单元相比,在保持,读取和写入操作中,建议的8T位单元的泄漏电流降低到4.24%,9.5%和18.65%。我们还使用蒙特卡洛模拟分析了建议的8T SRAM中工艺和参数变化的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号