首页> 外文会议>Asia and South Pacific Design Automation Conference >High throughput hardware architecture for accurate semi-global matching
【24h】

High throughput hardware architecture for accurate semi-global matching

机译:高吞吐量的硬件架构可实现精确的半全局匹配

获取原文

摘要

As the most important step of a stereo vision system, stereo matching, which finds the correspondences in stereo image pairs, requires high-quality real-time depth computation. In this paper, a high accuracy and high throughput full-pipeline hardware architecture with disparity and row parallelism is proposed. In the semi-global aggregation stage, to improve the accuracy in discontinuous regions, adaptive weighted path costs are adopted, and, five aggregation paths are used without consuming external memory resources. The proposed hardware architecture is implemented on a Stratix V FPGA, which results in a throughput of 1280×960/197fps with 64 disparity levels at 156MHz.
机译:作为立体视觉系统最重要的步骤,立体匹配在立体图像对中找到对应关系,需要高质量的实时深度计算。本文提出了一种具有视差和行并行度的高精度,高吞吐量的全流水线硬件架构。在半全局聚合阶段,为了提高不连续区域的精度,采用了自适应加权路径成本,并且使用了五个聚合路径,而不消耗外部内存资源。所提出的硬件体系结构在Stratix V FPGA上实现,从而在156MHz频率下具有640×960 / 197fps的吞吐量和64个视差等级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号