首页> 外文会议>International On-Line Testing Symposium >Modified DEC BCH codes for parallel correction of 3-bit errors comprising a pair of adjacent errors
【24h】

Modified DEC BCH codes for parallel correction of 3-bit errors comprising a pair of adjacent errors

机译:修改后的DEC BCH码,用于并行校正包含一对相邻错误的3位错误

获取原文

摘要

In this paper we propose a modification of double error correcting (DEC) BCH codes that allows for a fast correction of arbitrary 1-bit and 2-bit errors, as well as 3-bit errors comprising adjacent 2-bit errors in certain bit positions. The proposed code has the same number of check bits as a double error correcting, triple error detecting (DEC-TED) BCH code with code distance 6. The proposed code is particularly useful for multi-level memories capable of storing more than one bit of data per memory cell. A method for decoding and a parallel implementation of the codes is described. Experimentally the decoding latency and area consumption is compared to parallel implementations of Hsiao SEC-DED codes, DEC BCH codes and TEC BCH codes for data bit sizes ranging from 8 to 1024 bits commonly used in memory applications.
机译:在本文中,我们提出了对双纠错(DEC)BCH码的修改,它可以快速纠正任意1位和2位错误,以及在某些位位置包括相邻2位错误的3位错误。所提出的代码具有与具有代码距离6的双纠错,三重错误检测(DEC-TED)BCH代码相同的校验位数量。所提出的代码对于能够存储多于一个比特的多级存储器特别有用。每个存储单元的数据。描述了一种用于解码的方法和代码的并行实现。在实验上,将解码等待时间和区域消耗与Hsiao SEC-DED码,DEC BCH码和TEC BCH码的并行实现进行了比较,以实现存储应用中通常使用的8位至1024位数据位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号