首页> 外文会议>Asia Symposium on Quality Electronic Design >An all-digital clock and data recovery circuit for spread spectrum clocking applications in 65nm CMOS technology
【24h】

An all-digital clock and data recovery circuit for spread spectrum clocking applications in 65nm CMOS technology

机译:65NM CMOS技术中扩频时钟和数据恢复电路的全数字时钟和数据恢复电路

获取原文

摘要

In this paper, an all-digital clock and data recovery (ADCDR) circuit is presented. The proposed ADCDR can recover the data stream sent by a transmitter with a spread spectrum clock generator (SSCG). The proposed adaptive gain control scheme can automatically adjust the phase tracking gain by counting the consecutive identical digits (CID), and the time-to-digital converter (TDC)-based fast phase compensation can quickly compensate for a large phase error. The proposed ADCDR can tolerate input peak-to-peak jitter up to 130ps at 480MHz with the down-spread 10% modulation. In addition, the bit error rate (BER) is less than 10−12 with 231−1 pseudo-random binary sequence (PRBS). The proposed ADCDR is implemented in a standard performance 65nm CMOS process with standard cells. The active area is 130µm × 100µm, and the power consumption is 1.13mW at 480MHz with the down-spread 10% modulation.
机译:在本文中,提出了全数字时钟和数据恢复(ADCDR)电路。所提出的ADCDR可以通过扩频时钟发生器(SSCG)恢复发射器发送的数据流。所提出的自适应增益控制方案可以通过计数连续相同的数字(CID)自动调整相位跟踪增益,并且基于时间转换器(TDC)的快速相位补偿可以快速补偿大相误差。所提出的ADCDR可以耐受480MHz的输入峰到峰抖动,下降10%调制。另外,误码率(BER)小于10 -12 ,其中2 31 -1伪随机二进制序列(prbs)。所提出的ADCDR在标准性能65nm CMOS过程中实现了标准单元。有源区为130μm×100μm,功耗为1.13mW,480MHz,下降10%调制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号