首页> 外文会议>International Conference on Microelectronics >Independent-Gate and Tied-Gate FinFET SRAM Circuits: Design Guidelines for Reduced Area and Enhanced Stability
【24h】

Independent-Gate and Tied-Gate FinFET SRAM Circuits: Design Guidelines for Reduced Area and Enhanced Stability

机译:独立门和TIED-GATE FINFET SRAM电路:降低面积和增强稳定性的设计指南

获取原文
获取外文期刊封面目录资料

摘要

Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the scaling of CMOS technology. Memory arrays are also an important source of leakage since the majority of transistors are utilized for on-chip caches in today's high performance microprocessors. Two six transistor SRAM cells based on independent-gate FinFET technology (IG-FinFET) are described in this paper for simultaneously reducing the active and standby mode power consumption while enhancing the data stability and the integration density. With the first independent-gate FinFET SRAM cell, one gate of each double-gate access and pull-up transistor is permanently disabled in order to enhance the data stability while achieving write-ability with minimum sized transistors. With the second independent-gate FinFET SRAM cell, the threshold voltages of the access transistors are dynamically adjusted during circuit operation in order to maximize the memory integration density without sacrificing the performance and stability. The read stability is enhanced by up to 92% with the IG-FinFET SRAM cells as compared to a tied-gate FinFET SRAM cell with the same size transistors in a 32nm FinFET technology. Furthermore, with the IG-FinFET SRAM cells, the idle mode leakage power and the cell area are reduced by up to 36% and 11%, respectively, as compared to a standard tied-gate FinFET SRAM cell sized for comparable read stability in a 32nm FinFET technology.
机译:静态随机存取存储器(SRAM)电路的数据稳定性已成为CMOS技术缩放的重要问题。由于大多数晶体管用于当今的高性能微处理器中的片上高速缓存,存储器阵列也是一个重要的泄漏来源。本文描述了基于独立栅极FinFET技术(IG-FINFET)的两个六个晶体管SRAM电池,用于同时降低主动和待机模式功耗,同时增强数据稳定性和集成密度。利用第一独立栅极FinFET SRAM单元,永久禁用每个双栅接入和上拉晶体管的一门栅极,以增强数据稳定性,同时实现具有最小尺寸晶体管的写入能力。利用第二个独立栅极FinFET SRAM单元,在电路操作期间动态地调整接入晶体管的阈值电压,以便在不牺牲性能和稳定性的情况下最大化存储器积分密度。与具有32nm FinFET技术中的具有相同尺寸晶体管的绑定栅极FinFET SRAM单元相比,IG-FinFET SRAM电池读取稳定性高达92%。此外,与IG-FINFET SRAM电池相比,空转模式泄漏功率和电池区域分别降低了高达36%和11%,与用于可比读取稳定性的标准绑定栅极FinFET SRAM电池相比32nm Finfet技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号