【24h】

A Novel VLSI Architecture of Fixed-Complexity Sphere Decoder

机译:固定复杂度球形解码器的新型VLSI架构

获取原文
获取外文期刊封面目录资料

摘要

Fixed-complexity Sphere Decoder (FSD) is a recently proposed technique for Multiple-Input Multiple-Output (MIMO) detection. It has several outstanding features such as constant throughput and large potential parallelism, which makes it suitable for efficient VLSI implementation. However, to our best knowledge, no VLSI implementation of FSD has been reported in the literature, although some FPGA prototypes of FSD with pipeline architecture have been developed. These solutions achieve very high throughput but at very high cost of hardware resources, making them impractical in real applications. In this paper, we present a novel four-nodes-per-cycle parallel architecture of FSD, with a breadth-first processing that allows for short critical path. The implementation achieves a throughput of 213.3 Mbps at 400 MHz clock frequency, at a cost of 0.18 mm2 Silicon area on 0.13μm CMOS technology. The proposed solution is much more economical compared with the existing FPGA implementations, and very suitable for practical applications because of its balanced performance and hardware-complexity; moreover it has the flexibility to be expanded into an eight-nodes-per-cycle version in order to double the throughput.
机译:固定复杂度球形解码器(FSD)是最近提出的用于多输入多输出(MIMO)检测的技术。它具有多个出色的功能,例如恒定的吞吐量和巨大的潜在并行性,使其适合高效的VLSI实现。然而,据我们所知,尽管已经开发了一些具有流水线架构的FSD的FPGA原型,但文献中尚未报道FSD的VLSI实现。这些解决方案实现了很高的吞吐量,但是以很高的硬件资源成本,使得它们在实际应用中不切实际。在本文中,我们提出了一种新颖的FSD每周期四节点并行架构,其广度优先处理可缩短关键路径。该实现在400 MHz时钟频率下实现了213.3 Mbps的吞吐量,而在0.13μmCMOS技术上的硅面积成本为0.18 mm2。与现有的FPGA实现相比,所提出的解决方案更加经济,并且由于其平衡的性能和硬件复杂性,非常适合于实际应用。此外,它还具有灵活性,可以扩展为每个周期八个节点的版本,以使吞吐量增加一倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号