首页> 外文会议>Annual conference on Design automation;Conference on Design automation >A fast hardware/software co-verification method for system-on-a-chip by using a C/C++ simulator and FPGA emulator with shared register communication
【24h】

A fast hardware/software co-verification method for system-on-a-chip by using a C/C++ simulator and FPGA emulator with shared register communication

机译:一种使用共享寄存器通信的C / C ++仿真器和FPGA仿真器的片上系统的快速硬件/软件协同验证方法

获取原文

摘要

This paper describes a new hardware/software co-verification method for System-On-a-Chip, based on the integration of a C/C++ simulator and an inexpensive FPGA emulator. Communication between the simulator and emulator occurs via a flexible interface based on shared communication registers. This method enables easy debugging, rich portability, and high verification speed, at a low cost. We describe the application of this environment to the verification of three different complex commercial SoCs, supporting concurrent hardware and embedded software development. In these projects, our verification methodology was used to perform complete system verification at 0.2-1.1 MHz, while supporting full graphical interface functions such as "waveform" or "signal dump" viewers, and debugging functions such as "step" or "break".
机译:本文基于C / C ++仿真器和廉价的FPGA仿真器的集成,描述了一种新的片上系统硬件/软件协同验证方法。模拟器和模拟器之间的通信是通过基于共享通信寄存器的灵活接口进行的。该方法能够以较低的成本实现简单的调试,丰富的可移植性和较高的验证速度。我们描述了此环境在验证三种不同的复杂商业SoC方面的应用,支持并发硬件和嵌入式软件开发。在这些项目中,我们的验证方法用于在0.2-1.1 MHz下执行完整的系统验证,同时支持完整的图形界面功能,例如“波形”或“信号转储”查看器,以及调试功能,例如“步进”或“中断” 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号