首页> 外文会议> >A Programmable Load/Store Unit on C-based Hardware Design for FPGA
【24h】

A Programmable Load/Store Unit on C-based Hardware Design for FPGA

机译:基于FPGA的基于C的硬件设计的可编程加载/存储单元

获取原文

摘要

This paper proposes to introduce a programmable load/store unit (LSU) to C-based hardware design for an FPGA. The LSU provides flexible memory access methods that can hide memory access latency for hardware modules generated by a high-level synthesis tool. The hardware module with the LSU can treat efficiently not only simple streaming accesses but also sophisticated accesses such as image processing. The LSU is evaluated using two case studies. The result shows that the LSU can significantly reduce the burden of designing the dedicated memory access circuits and the hardware modules with the LSU achieve a speedup of 16.5 and 27.3 times compared with an embedded processor.
机译:本文建议在基于C的FPGA硬件设计中引入可编程加载/存储单元(LSU)。 LSU提供了灵活的内存访问方法,可以隐藏由高级综合工具生成的硬件模块的内存访问延迟。带有LSU的硬件模块不仅可以有效地处理简单的流式访问,而且可以处理复杂的访问,例如图像处理。使用两个案例研究对LSU进行了评估。结果表明,LSU可以大大减轻设计专用内存访问电路的负担,并且与嵌入式处理器相比,使用LSU的硬件模块可以实现16.5和27.3倍的加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号