首页> 外文会议> >Design and implementation of crypto-based interleaver for viterbi encoder and decoder using turbo codes
【24h】

Design and implementation of crypto-based interleaver for viterbi encoder and decoder using turbo codes

机译:基于turbo码的用于维特比编码器和解码器的基于密码的交织器的设计和实现

获取原文

摘要

In this paper, we have presented the hardware design implementation of crypto-based Viterbi encoder and decoder using turbo codes. Our design is based on 2/3 bit rate for a constraint length of 3. The turbo encoder has been designed with shift register, modulo-2 adder, TDES (Triple-Data Encryption Standard) interleaver. Viterbi decoder section includes Convolutional decoder and TDES interleaver and TDES de-interleaver. The results of simulation are obtained from Modelsim 5.8c and the design has been implemented on Spartan2 FPGA using Xilinx 5.1i. The estimated operating frequency for our design was 94.5MHz which is similar to the existing Block Interleaver using the synthesis tool Leonardo Spectrum 2004.1b.
机译:在本文中,我们介绍了使用Turbo代码的Crypto的维特比编码器和解码器的硬件设计实现。我们的设计基于2/3比特率的约束长度为3. Turbo编码器已经设计为换档寄存器,模数-2加法器,TDES(三数据加密标准)交织器。 Viterbi解码器部分包括卷积解码器和TDES交织器和TDES DE-OREREAVER。仿真结果是从ImpenticiM 5.8C获得的,使用Xilinx 5.1i在Spartan2 FPGA上实现了设计。我们设计的估计工作频率为94.5MHz,其使用使用综合工具Leonardo Spectrum 2004.1b类似于现有的块交织器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号