首页> 外文会议> >Implementation of Cholesky LLT-Decomposition Algorithm in FPGA-Based Rational Fraction Parallel Processor
【24h】

Implementation of Cholesky LLT-Decomposition Algorithm in FPGA-Based Rational Fraction Parallel Processor

机译:基于FPGA的有理分数并行处理器中Cholesky LLT分解算法的实现

获取原文

摘要

In this paper, the fixed size processor array architecture, which is destined for realization of LLT-decomposition of symmetrical positively definite matrices based on Cholesky algorithm, is proposed. In order to implementation of this architecture in modern FPGA devices, the arithmetic unit (AU) operating in the rational fraction arithmetic is designed. This AU is adapted to realization in the Xilinx reconfigurable platforms Virtex II or Virtex 4 families and its hardware complexity is up to 4,5 times less in comparison with similar AUs operating with float-point numbers.
机译:提出了一种固定大小的处理器阵列架构,该架构旨在实现基于Cholesky算法的对称正定矩阵的LLT分解。为了在现代FPGA器件中实现该架构,设计了以有理分数算术运算的算术单元(AU)。该AU适用于在Xilinx可重配置平台Virtex II或Virtex 4系列中实现,并且与使用浮点数运行的类似AU相比,其硬件复杂度降低了4.5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号