首页> 外文会议> >A Low Power, Fully Pipelined JPEG-LS Encoder for Lossless Image Compression
【24h】

A Low Power, Fully Pipelined JPEG-LS Encoder for Lossless Image Compression

机译:低功耗,全流水线JPEG-LS编码器,可实现无损图像压缩

获取原文

摘要

By analyzing the features unfit for parallel computation and low power implementation, a VLSI architecture of JPEG-LS encoder for lossless image compression is proposed in this paper. It functionally consists of four parts: Mode decision module, clock controller, three linear parallel pipelines, and a two-tier data packer. Computations are organized in a fully pipelined style in these modules, so that real time data processing can be achieved. The clock management scheme with four interlaced clock domains and a dedicated clock controller is applied to ensure the bottleneck calculation, reduce the clock frequency on non-critical paths, and shut off the working clocks of idle modules, which reduces 15.7% of overall power consumption. The proposed JPEG-LS encoder with the features of low power and high processing speed, has been applied in a wireless endoscopy system.
机译:通过分析不适合并行计算和低功耗实现的特征,提出了一种用于无损图像压缩的JPEG-LS编码器的VLSI架构。它在功能上包括四个部分:模式决策模块,时钟控制器,三个线性并行管线和一个两层数据打包器。在这些模块中,以完全流水线形式组织了计算,因此可以实现实时数据处理。采用具有四个交错时钟域和专用时钟控制器的时钟管理方案,以确保瓶颈计算,降低非关键路径上的时钟频率并关闭空闲模块的工作时钟,从而降低了总功耗的15.7% 。所提出的具有低功率和高处理速度的特征的JPEG-LS编码器已被应用于无线内窥镜系统中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号