首页> 外文会议> >A field programmable bit-serial digital signal processor
【24h】

A field programmable bit-serial digital signal processor

机译:现场可编程位串行数字信号处理器

获取原文

摘要

The field programmable digital signal processor (FPDSP) architecture is intended to allow application specific DSP filtering at moderate sample rates where the ability to rapidly modify the filter characteristics can be used to an advantage. Applications that the FPDSP will be best suited for are rapid prototyping of filters, audio applications, and to evaluate the potential advantages of run-time reconfiguration. The system architecture is based on an input pipelined least significant bit first bit-serial two's complement arithmetic. It performs digital signal processing by using programmable bit-serial signal processing units and programmable interconnect. The bit-serial processing units implement simple arithmetic operations: summation, multiplication and division by powers of two, and multiplication by negative one. The programmable unit also has variable bit-delays to time-align bit-serial words and also generates the control signals for the arithmetic operations internally. By combining the functions of these programmable units, a 2nd order recursive filter has been built and tested to verify the functionality of the FPDSP.
机译:现场可编程数字信号处理器(FPDSP)架构旨在允许以中等采样率进行专用DSP滤波,其中可以利用快速修改滤波器特性的功能来获得优势。 FPDSP最适合的应用是滤波器的快速原型制作,音频应用,以及评估运行时重新配置的潜在优势。系统架构基于输入流水线最低有效位,第一位-串行二进制补码算法。它通过使用可编程位串行信号处理单元和可编程互连来执行数字信号处理。比特串行处理单元执行简单的算术运算:求和,乘和除以2的幂,再乘以负1。可编程单元还具有可变的位延迟,以对位串行字进行时间对齐,并在内部生成用于算术运算的控制信号。通过组合这些可编程单元的功能,已构建并测试了二阶递归滤波器,以验证FPDSP的功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号