首页> 外文会议> >A simulator for evaluating redundancy analysis algorithms of repairable embedded memories
【24h】

A simulator for evaluating redundancy analysis algorithms of repairable embedded memories

机译:用于评估可修复嵌入式存储器冗余分析算法的模拟器

获取原文
获取外文期刊封面目录资料

摘要

We present a simulator for evaluating the redundancy analysis (RA) algorithms. The simulator can calculate the repair rate (the ratio of the number of repaired memories to the number of defective memories) of the given RA algorithm and the associated memory configuration and redundancy structure. With the tool, the user also can easily assess and plan the redundant (spare) elements, and subsequently develop the built-in redundancy analysis (BIRA) algorithms and circuits that are essential for built-in self-repair (BISR) of embedded memories. The simulator has another important feature - it can simulate the sequence of the detected faults in the real order improving the accuracy of the analysis results.
机译:我们提供了一个用于评估冗余分析(RA)算法的模拟器。模拟器可以计算给定的RA算法以及相关的内存配置和冗余结构的修复率(修复的内存数量与有缺陷的内存数量之比)。使用该工具,用户还可以轻松评估和计划冗余(备用)元素,然后开发内置冗余分析(BIRA)算法和电路,这些算法和电路对于嵌入式存储器的内置自修复(BISR)必不可少。模拟器具有另一个重要功能-它可以按实际顺序模拟检测到的故障的顺序,从而提高分析结果的准确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号