首页> 外文会议> >Asymmetric source/drain extension transistor structure for high performance sub-50 nm gate length CMOS devices
【24h】

Asymmetric source/drain extension transistor structure for high performance sub-50 nm gate length CMOS devices

机译:用于栅极长度低于50 nm的高性能CMOS器件的不对称源极/漏极扩展晶体管结构

获取原文

摘要

In this paper, we present for the first time an asymmetric source/drain extension (SDE) transistor structure which can achieve high I/sub DSAT/ at gate dimensions below 50 nm. We demonstrate that this structure alleviates the severe I/sub DSAT/ degradation reported in the literature for devices when gate to source/drain overlap dimensions are reduced to under 20 nm/side (Thomson et al, 1998). Sub-15 nm gate to source/drain overlap is mandatory for supporting gate dimensions below 50 nm (Ghani et al, 2000). Moreover, fabrication of this structure employs a standard process flow in which SDE regions are formed by ion implantation and a subsequent drive-in anneal. Fundamental principles of device operation of the asymmetric SDE transistor are presented followed by a description of the process flow and an in-depth analysis of electrical characteristics and associated trade-offs.
机译:在本文中,我们首次提出了一种不对称的源极/漏极扩展(SDE)晶体管结构,该结构可以在栅极尺寸低于50 nm时实现较高的I / sub DSAT /。我们证明,当栅极到源极/漏极的重叠尺寸减小到20 nm /侧以下时,这种结构可以缓解严重的I / sub DSAT /退化,这在器件的文献中已有报道(Thomson等,1998)。为了支持低于50 nm的栅极尺寸,必须将亚15 nm的栅极与源极/漏极交叠(Ghani等,2000)。此外,该结构的制造采用标准工艺流程,其中通过离子注入和随后的压入退火形成SDE区域。提出了非对称SDE晶体管器件操作的基本原理,然后介绍了工艺流程,并对电特性和相关的取舍进行了深入分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号