首页> 外文会议> >An asynchronous superscalar architecture for exploiting instruction-level parallelism
【24h】

An asynchronous superscalar architecture for exploiting instruction-level parallelism

机译:利用指令级并行性的异步超标量体系结构

获取原文
获取外文期刊封面目录资料

摘要

This paper proposes an asynchronous superscalar architecture called DCAP to exploit instruction-level parallelism based on a novel dynamic instruction scheduling technique. The proposed technique not only has an efficient implementation using asynchronous micropipelines, it also minimizes the amount of hardware required for instruction scheduling when compared to standard schemes used in synchronous superscalar processors. In addition, the proposed technique for dynamic instruction scheduling also exploits the dependency patterns in the instruction streams for enhanced performance. DCAP is a fully functional model of an asynchronous superscalar processor and supports register renaming and precise interrupts. A detailed performance analysis of DCAP on realistic benchmarks is presented.
机译:本文提出了一种称为DCAP的异步超标量架构,该架构基于一种新颖的动态指令调度技术来利用指令级并行性。与同步超标量处理器中使用的标准方案相比,所提出的技术不仅具有使用异步微管线的有效实现,而且还使指令调度所需的硬件数量最小化。另外,所提出的用于动态指令调度的技术还利用指令流中的依赖性模式来增强性能。 DCAP是异步超标量处理器的全功能模型,并支持寄存器重命名和精确中断。提出了在实际基准上对DCAP进行的详细性能分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号