首页> 外文会议> >A method for measuring the cycle-to-cycle period jitter of high-frequency clock signals
【24h】

A method for measuring the cycle-to-cycle period jitter of high-frequency clock signals

机译:一种测量高频时钟信号周期间抖动的方法

获取原文

摘要

This paper introduces the extended /spl Delta//spl phi/ method for measuring cycle-to-cycle period jitter in PLL outputs. The theoretical basis for this method is derived from the limited condition for the average period and analytic signal theory. Sinusoidal jitter measurements verify the relationship between cycle-to-cycle period jitter and timing jitter. To validate the method, experimental data from jitter measurements on a PowerPC/sup TM/ microprocessor is analyzed in the frequency domain. Comparisons of phase quantization errors are made between the extended /spl Delta//spl phi/ method and the conventional zero-crossing method.
机译:本文介绍了扩展的/ spl Delta // spl phi /方法,用于测量PLL输出中的逐周期抖动。该方法的理论基础是从平均周期的有限条件和分析信号理论中得出的。正弦抖动测量可验证周期之间的周期抖动与时序抖动之间的关系。为了验证该方法,在频域中分析了PowerPC / sup TM /微处理器上来自抖动测量的实验数据。在扩展的/ spl Delta // spl phi /方法和常规的过零方法之间进行了相位量化误差的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号