首页> 外文会议> >CalmRISC/sup TM/-32: a 32-bit low-power MCU core
【24h】

CalmRISC/sup TM/-32: a 32-bit low-power MCU core

机译:CalmRISC / sup TM / -32:一个32位低功耗MCU内核

获取原文

摘要

Architecting today's embedded processor core faces several important design challenges: low power, high performance, and system-on-a-chip considerations. Moreover, support for high-level language constructs and operating systems becomes increasingly critical for acceptance to various applications. CalmRISC/sup TM/-32 effectively meets these challenges by incorporating a carefully designed instruction set, an energy-efficient pipeline design, debugging support with trace mode/CalmBreaker/sup TM/ (an in-circuit debugger), and a generic, yet efficient coprocessor interface. Using a 0.25 /spl mu/m static CMOS standard cell library and compiled datapath cells, the first implementation of CalmRISC/sup TM/-32 operates at 130 MHz (under worst conditions) and consumes 150 /spl mu/A/MHz at 2.5 V. This paper presents a brief description of the instruction set, the overall microarchitecture, and the coprocessor interface of CalmRISC/sup TM/-32.
机译:设计当今的嵌入式处理器内核面临着几个重要的设计挑战:低功耗,高性能以及片上系统注意事项。而且,对于高级语言结构和操作系统的支持对于接受各种应用程序变得越来越重要。 CalmRISC / sup TM / -32通过结合精心设计的指令集,节能的管道设计,具有跟踪模式/ CalmBreaker / sup TM /(在线调试器)的调试支持以及通用的调试器,有效地应对了这些挑战。高效的协处理器接口。使用0.25 / spl mu / m静态CMOS标准单元库和已编译的数据路径单元,CalmRISC / sup TM / -32的第一个实现以130 MHz(在最坏的条件下)运行,在2.5时消耗150 / spl mu / A / MHz V.本文简要介绍了CalmRISC / sup TM / -32的指令集,总体微体系结构和协处理器接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号