首页> 外文会议> >Performance optimizations, implementation, and verification of the SGI Challenge multiprocessor
【24h】

Performance optimizations, implementation, and verification of the SGI Challenge multiprocessor

机译:SGI Challenge多处理器的性能优化,实施和验证

获取原文

摘要

This paper presents the architecture, implementation, and performance results for the SGI Challenge symmetric multiprocessor system. Novel aspects of the architecture are highlighted, as well as key design trade-offs targeted at increasing performance and reducing complexity. Multiprocessor design verification techniques and their impact is also presented. The SGI Challenge system architecture provides a high-bandwidth, low-latency cache-coherent interconnect for several high performance processors, I/O busses, and a scalable memory system. Hardware cache coherence mechanisms maintain a consistent view of shared memory for all processors, with no software overhead and minimal impact on processor performance. HDL simulation with random, self checking vector generation and a lightweight operating system on full processor models contributed to a concept to customer shipment cycle of 26 months.
机译:本文介绍了SGI Challenge对称多处理器系统的体系结构,实现和性能结果。重点介绍了体系结构的新颖方面,以及旨在提高性能和降低复杂性的关键设计折衷方案。还介绍了多处理器设计验证技术及其影响。 SGI Challenge系统架构为几个高性能处理器,I / O总线和可扩展的内存系统提供了高带宽,低延迟的高速缓存一致性互连。硬件高速缓存一致性机制可为所有处理器维护共享内存的一致视图,而无软件开销,并且对处理器性能的影响最小。具有随机,自检向量生成功能的HDL仿真以及在完整处理器模型上的轻量级操作系统有助于为26个月的客户交货周期提供概念。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号