首页> 外文会议> >Parallel architectures for programmable high-speed signal processing devices
【24h】

Parallel architectures for programmable high-speed signal processing devices

机译:可编程高速信号处理设备的并行架构

获取原文

摘要

For programmable high-speed digital signal processing devices the proper architecture has to be carefully selected according to the algorithms to be implemented. The appropriate number of arithmetic units depends on the degree of parallelism of the signal processing algorithm. The question of parallelism of algorithms is discussed. For the efficient exploitation of a given signal processor hardware, an appropriate processor schedule is necessary. In two examples different approaches for multiprocessor architectures are discussed.
机译:对于可编程高速数字信号处理设备,必须根据要实现的算法仔细选择适当的体系结构。适当数量的算术单元取决于信号处理算法的并行度。讨论了算法的并行性问题。为了有效利用给定的信号处理器硬件,需要适当的处理器时间表。在两个示例中,讨论了用于多处理器体系结构的不同方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号