首页> 外文会议>International Symposium on Multidisciplinary Studies and Innovative Technologies >The Investigation of CMOS Inverter Based Comparator Circuits
【24h】

The Investigation of CMOS Inverter Based Comparator Circuits

机译:基于CMOS反相器的比较器电路研究

获取原文

摘要

In this study, the performance of the CMOS inverter circuit with active load, which can be used as a comparator structure in analogue digital converter circuits, is investigated with respect to other CMOS inverter circuits by using 0.25μm CMOS technology library in Cadence Virtuoso 6.13 design program. As a result of the analyzes made, it is seen that the proposed structure only consumes 1,041 uW and the delay time is 36.11 ps. The power dissipation, which the proposed design consumes, is significantly lower than the other designed CMOS inverter circuits. Therefore, when the proposed architecture is used in the comparator block of high-speed parallel analogue digital converters, power consumption is likely to decrease.
机译:在这项研究中,通过使用Cadence Virtuoso 6.13设计中的0.25μmCMOS技术库,研究了具有有源负载的CMOS反相器电路的性能,可以将其用作模拟数字转换器电路的比较器结构,并与其他CMOS反相器电路进行比较。程序。分析的结果表明,所提出的结构仅消耗1,041 uW,延迟时间为36.11 ps。拟议设计消耗的功耗大大低于其他设计的CMOS反相器电路。因此,当所提出的架构用于高速并行模拟数字转换器的比较器模块时,功耗可能会降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号