首页> 外文会议>International conference on signal processing applications technolog;ICSPAT >Viterbi decoder design approaches for audio and video-rate applications using IP soft cores
【24h】

Viterbi decoder design approaches for audio and video-rate applications using IP soft cores

机译:使用IP软核针对音频和视频速率应用的Viterbi解码器设计方法

获取原文

摘要

This paper presents results from an audio-rate receiver ASIC and a video-rate receiver ASIC based on an identically functioning Viterbi decoder (constraint length 7,rate1/2,3-bit soft decision,48 state traceback depth) yet implemented with different architectures.The video-rate receiver ASIC targeted a 0.5#um#m CMOS process,and the audio-rate receiver ASIC targeteda 0.6#um#m CMOS process.A hot new design conept called intellectual property (IP) was fully utilized here.Using a parameterized IP soft core model of the Viterbi decoder,two innovative architectures were synthesized to yield the same functionality with different physical and speed requirements.Resource sharing the Viterbi decoder resulted in an audio-rate implementation that was 11x less complex than the identically functioning full parallel video-rate implementation.In addition,using pre-verified IP soft cores resulted in a design cycle reduction of 10x.
机译:本文介绍了基于功能相同的Viterbi解码器(约束长度7,rate1 / 2、3位软判决,48状态回溯深度)但采用不同架构实现的音频速率接收器ASIC和视频速率接收器ASIC的结果视频速率接收器ASIC的目标是0.5#um#m CMOS工艺,音频速率接收器ASIC的目标是0.6#um#m CMOS工艺。这里充分利用了一个炙手可热的新设计概念,即知识产权(IP)。 Viterbi解码器的参数化IP软核模型,综合了两种创新架构,以产生具有不同物理和速度要求的相同功能。资源共享Viterbi解码器实现的音频速率实现比相同功能的完整设备低11倍并行视频速率实现。此外,使用预验证的IP软核可将设计周期减少10倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号