【24h】

RewardProfiler: A Reward Based Design Space Profiler on DVFS Enabled MPSoCs

机译:RewardProfiler:基于DVFS的MPSoC上基于奖励的设计空间分析器

获取原文

摘要

Resource mapping on a heterogeneous multi-processor system-on-chip (MPSoC) imposes enormous challenges such as identifying important design points for appropriate resource mapping for improved efficiency or performance, time consumption of exploring all the important design points for each profiled applications, etc. Moreover, incorporating a profiler into integrated development environments (IDEs) in order to achieve more detailed and accurate profiling information? on the application being targeted during runtime such that improved efficiency or performance while executing the application is achieved, the runtime resource management decision to achieve such improved 'reward' has to be utilized in a certain way. In this paper, we propose a hybrid approach of resource mapping technique on DVFS enabled MPSoC, which is suitable for IDE integration due to the reduced design points in our methodology resulting in significant reduction in profiling time. We coined our approach as 'RewardProfiler' (a Reward based design space Profiler), which is well capable of reducing the design space exploration without losing most of the important design points based on our heuristic approach. In our strategy, an application has to be mapped onto the available resources in such a way so that the 'reward' obtained can be maximized. Our approach can also be utilized to maximize multiple 'rewards' (Multivariate Reward Maximization) while executing an application. Implementation of our RewardProfiler on the Exynos 5422 MPSoC reveals the efficacy of our proposed approach under various experimental test cases and has a potential of saving 170x more time in profiling for our chosen MPSoC compared to the state-of-the-art methodologies.
机译:异构多处理器片上系统(MPSoC)上的资源映射带来了巨大的挑战,例如为适当的资源映射标识重要的设计点以提高效率或性能,探索每个概要分析应用程序的所有重要设计点所花费的时间,等等。此外,是否将探查器并入集成开发环境(IDE)中以获取更详细和准确的配置信息?如果在运行时将应用程序作为目标,以便在执行应用程序时获得更高的效率或性能,则必须以某种方式利用运行时资源管理决策来实现这种改进的“奖励”。在本文中,我们提出了一种在支持DVFS的MPSoC上使用资源映射技术的混合方法,该方法适用于IDE集成,因为该方法减少了设计点,从而大大缩短了分析时间。我们将我们的方法称为“ RewardProfiler”(基于奖励的设计空间分析器),它能够根据我们的启发式方法减少设计空间探索而不会丢失大多数重要设计要点。在我们的策略中,必须将应用程序映射到可用资源上,以使获得的“奖励”最大化。我们的方法还可以用于在执行应用程序时最大化多个“奖励”(多变量奖励最大化)。在Exynos 5422 MPSoC上实施我们的RewardProfiler可以揭示我们在各种实验测试案例下提出的方法的功效,并且与最新的方法相比,可以为我们选择的MPSoC节省170倍的性能分析时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号