首页> 外文会议>International Conference on Computer Engineering and Technology;ICCET 2010 >An Optimized Design of Under-sampling 100MHz-10b Time-interleaved Pipelined ADC
【24h】

An Optimized Design of Under-sampling 100MHz-10b Time-interleaved Pipelined ADC

机译:欠采样100MHz-10b时间交错流水线ADC的优化设计

获取原文

摘要

An under-sampling high speed pipelined ADC is proposed with optimized two-channel time-interleaved architecture. The two channels have a common SHA which is designed for under-sampling while the clock frequency in each channel is half of it in SHA. And in the two-channel timeinterleaved pipelined part,the shared operational amplifier compensates for the large mismatch between the channels in each same stage. This design minimizes power consumption and chip area in time-interleaved ADC. Under SMIC 0.35um 1P6M process with 3.3V supply,the performance of SNR reaches nearly 65dB with the condition that the sampling rate is 100MHz and the input frequency is scanned from 1MHz to 110MHz. The current consumption of 100MSps is about 34mA.
机译:提出了一种欠采样高速流水线ADC,该ADC具有优化的两通道时间交错结构。这两个通道具有共同的SHA,该SHA设计用于欠采样,而每个通道的时钟频率仅为SHA的一半。在两通道时间交错流水线部分中,共享运算放大器补偿了每个相同阶段中通道之间的较大失配。这种设计使时间交错ADC的功耗和芯片面积最小化。在采用3.3V电源的SMIC 0.35um 1P6M工艺下,在采样率为100MHz且输入频率从1MHz扫描至110MHz的条件下,SNR性能达到近65dB。 100MSps的电流消耗约为34mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号