首页> 外文会议>International Conference on Computer Engineering and Technology;ICCET 2010 >A High Performance 3D Interconnection Network for Many-Core Processors
【24h】

A High Performance 3D Interconnection Network for Many-Core Processors

机译:适用于多核处理器的高性能3D互连网络

获取原文

摘要

As technology scales,interconnection has played an important role in improving performance and reducing power consumption of CMP. While most of studies are mainly focus on two-dimension (2D) interconnection. With the increase of cores,the traditional 2D network techniques are no longer efficient for many-core processors. Three-dimension (3D) interconnection appears as a promising solution in high performance and power efficient interconnects design. In this paper,we propose a low-diameter 3D interconnection network for many-core processors. In our network,long range links are used to replace multiple short links. The path between any two nodes is no more than 5 hops. All the designs are evaluated by using a cycle-accurate 3D network simulator,and integrated with the Orion power model for performance and power analysis. The results show up to 33.00% latency reduction and 24.39% energy reduction on average compared with canonical 3D mesh network.
机译:随着技术的发展,互连在提高CMP性能和降低CMP功耗方面发挥了重要作用。虽然大多数研究主要集中在二维(2D)互连上。随着核数的增加,传统的2D网络技术对于多核处理器不再有效。三维(3D)互连似乎是高性能和高能效互连设计中的一种有前途的解决方案。在本文中,我们提出了一种用于多核处理器的低直径3D互连网络。在我们的网络中,长距离链接用于替换多个短链接。任何两个节点之间的路径不超过5个跃点。所有设计均使用周期精确的3D网络模拟器进行评估,并与Orion功率模型集成以进行性能和功率分析。结果表明,与规范的3D网状网络相比,平均减少了33.00%的延迟,平均减少了24.39%的能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号