首页> 外文会议>IEEE 26th International symposium on computer architecture and high performance computing workshops >The ChipCflow: A Tool to Generate Hardware Accelerators Using a Static Dataflow Machine Designed for a FPGA
【24h】

The ChipCflow: A Tool to Generate Hardware Accelerators Using a Static Dataflow Machine Designed for a FPGA

机译:ChipCflow:使用为FPGA设计的静态数据流机生成硬件加速器的工具

获取原文
获取原文并翻译 | 示例

摘要

The execution of sections of algorithms in hardware accelerators, appears as a alternative to speed up performance with low power consumption. In this article the Chip flow project is presented, the goal of Chip flow is conversion of C code in a static dataflow machine designed for a FPGA. The conversion process is discussed and some initial results are presented. The results of Chip flow are compared with a Intel core i7 processor and modern GPU. The results of benchmarks implemented show that Chip flow is a newer alternative for the development of hardware accelerators, with a good performance with low power consumption.
机译:硬件加速器中算法部分的执行似乎是一种以低功耗提高性能的替代方法。本文介绍了Chip Flow项目,Chip flow的目标是在为FPGA设计的静态数据流机器中转换C代码。讨论了转换过程,并给出了一些初步结果。将芯片流的结果与英特尔酷睿i7处理器和现代GPU进行了比较。实施的基准测试结果表明,芯片流是硬件加速器开发的更新替代方案,具有良好的性能和低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号