首页> 外文会议>IC Design amp; Technology, 2007 IEEE International Conference on >Built-In Soft Error Resilience for Robust System Design
【24h】

Built-In Soft Error Resilience for Robust System Design

机译:内置的软错误恢复能力,可进行稳健的系统设计

获取原文
获取原文并翻译 | 示例

摘要

Built-In Soft Error Resilience (BISER) is an architecture-aware circuit design technique for correcting soft errors in latches, flip-flops and combinational logic. BISER enables more than an order of magnitude reduction in chip-level soft error rate with minimal area impact, 6-10% chip-level power impact, and 1-5% performance impact (depending on whether combinational logic error correction is implemented or not). In comparison, several traditional error-detection techniques introduce 40-100% power, performance and area penalties, and require significant efforts for designing and validating corresponding recovery mechanisms. In addition, BISER enables system design with configurable soft error protection features. Such features are extremely important for future designs targeting applications with a wide range of power, performance and reliability constraints. Design trade-offs associated with BISER and other existing soft error protection techniques are also analyzed.
机译:内置软错误恢复能力(BISER)是一种可识别架构的电路设计技术,用于纠正锁存器,触发器和组合逻辑中的软错误。 BISER可以将芯片级软错误率降低一个数量级以上,同时将对面积的影响降至最低,对芯片级功耗的影响为6-10%,对性能的影响为1-5%(取决于是否实施了组合逻辑错误校正) )。相比之下,几种传统的错误检测技术会引入40%至100%的功耗,性能和面积损失,并且需要大量的精力来设计和验证相应的恢复机制。此外,BISER通过可配置的软错误保护功能支持系统设计。对于面向具有广泛功率,性能和可靠性约束的应用的未来设计,这些功能极为重要。还分析了与BISER和其他现有软错误保护技术相关的设计权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号