首页> 外文会议>High performance computing >Instruction Set Architectures for Quantum Processing Units
【24h】

Instruction Set Architectures for Quantum Processing Units

机译:量子处理单元的指令集架构

获取原文
获取原文并翻译 | 示例

摘要

Progress in quantum computing hardware raises questions about how these devices can be controlled, programmed, and integrated with existing computational workflows. We briefly describe several prominent quantum computational models, their associated quantum processing units (QPUs), and the adoption of these devices as accelerators within high-performance computing systems. Emphasizing the interface to the QPU, we analyze instruction set architectures based on reduced and complex instruction sets, i.e., RISC and CISC architectures. We clarify the role of conventional constraints on memory addressing and instruction widths within the quantum computing context. Finally, we examine existing quantum computing platforms, including the D-Wave 2000Q and IBM Quantum Experience, within the context of future ISA development and HPC needs.
机译:量子计算硬件的进步提出了有关如何控制,编程和与现有计算工作流集成这些设备的问题。我们简要描述了几个著名的量子计算模型,它们相关的量子处理单元(QPU),以及这些设备在高性能计算系统中作为加速器的采用。为了强调与QPU的接口,我们基于精简和复杂的指令集分析了指令集架构,即RISC和CISC架构。我们阐明了量子计算上下文中常规约束对存储器寻址和指令宽度的作用。最后,在未来的ISA开发和HPC需求的背景下,我们研究了现有的量子计算平台,包括D-Wave 2000Q和IBM Quantum Experience。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号