【24h】

Implementation of 8B/10B encoder-decoder for Gigabit Ethernet Frame

机译:千兆以太网帧的8B / 10B编解码器实现

获取原文
获取原文并翻译 | 示例

摘要

This paper describe a byte oriented transmission code and its hardware implementation with elaborating a method for implementation of the DC-balanced 8B/10B coding using a very fast FPGA from Spartan family. This code is particularly well suited for high-speed local area networks. This technique can be used by other high speed buses such as PCI Express, IEEE 1394b, Serial ATA, SAS, Fiber channel, SSA. Gigabit Ethernet INFIBAND, XAUI, Serial Rapid IO, uses the same coding module. Using the Look-up Table and memory with fast technique made this design efficient to be implemented. A very simple implementation of the code has been accomplished by the partitioning of the coder into 5B/6B and 3B/4B subordinates coders. For increasing its performance more RTL logic is required.
机译:本文描述了面向字节的传输代码及其硬件实现,并详细阐述了使用Spartan系列的非常快的FPGA实现DC平衡8B / 10B编码的方法。此代码特别适合于高速局域网。其他高速总线(例如PCI Express,IEEE 1394b,串行ATA,SAS,光纤通道,SSA)也可以使用此技术。千兆以太网INFIBAND,XAUI,串行快速IO使用相同的编码模块。快速查找表和内存的使用使该设计得以有效实施。通过将编码器划分为5B / 6B和3B / 4B从属编码器,可以实现代码的非常简单的实现。为了提高其性能,需要更多的RTL逻辑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号