首页> 外文会议>Digital System Design, Architectures, Methods and Tools, 2009. DSD '09 >Signal Integrity and Power Integrity Methodology for Robust Analysis of On-the-Board System for High Speed Serial Links
【24h】

Signal Integrity and Power Integrity Methodology for Robust Analysis of On-the-Board System for High Speed Serial Links

机译:用于高速串行链路车载系统的稳健分析的信号完整性和功率完整性方法

获取原文

摘要

Integrated System Level Simulations of high speed serial links are necessary for the channel reliability and robustness. Increasing data rates and sharp transition time require high bandwidth systems. System level simulation are required to optimize channel design keeping cost of implementation at moderate or low level while meeting system level channel bit error rate requirement for high bandwidth systems. The parameters which influence the channel and it's interconnect environment are primarily governed by signal integrity and power integrity requirements. In this paper, system level robustness analysis of high speed serial links is demonstrated with external environment considerations taken into account. A strong correlation between measured and simulated results is shown. A generic methodology for high speed serial links is presented with complete analysis of package, board, termination, signal quality inrush Droop/Drop (SQiDD), decoupling network etc.
机译:高速串行链路的集成系统级仿真对于通道可靠性和健壮性是必需的。越来越高的数据速率和急剧的过渡时间要求高带宽系统。需要系统级仿真来优化通道设计,以将实施成本保持在中等或较低水平,同时满足高带宽系统的系统级通道误码率要求。影响通道及其互连环境的参数主要由信号完整性和电源完整性要求决定。在本文中,结合了外部环境的考虑,演示了高速串行链路的系统级鲁棒性分析。显示了测量结果和模拟结果之间的强相关性。提出了一种用于高速串行链路的通用方法,包括对封装,电路板,端接,信号质量涌入下垂/下降(SQiDD),去耦网络等的完整分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号