首页> 外文会议>Design Automation Conference, 2009. ASP-DAC 2009 >Prototyping pipelined applications on a heterogeneous FPGA multiprocessor virtual platform
【24h】

Prototyping pipelined applications on a heterogeneous FPGA multiprocessor virtual platform

机译:在异构FPGA多处理器虚拟平台上对流水线应用进行原型设计

获取原文
获取外文期刊封面目录资料

摘要

Multiprocessors on a chip are the reality of these days. Semiconductor industry has recognized this approach as the most efficient in order to exploit chip resources, but the success of this paradigm heavily relies on the efficiency and widespread diffusion of parallel software. Among the many techniques to express the parallelism of applications, this paper focuses on pipelining, a technique well suited to data-intensive multimedia applications. We introduce a prototyping platform (FPGA-based) and a methodology for these applications. Our platform consists of a mix of standard and custom heterogeneous cores. We discuss several case studies, analyzing the interaction of the architecture and applications and we show that multimedia and telecommunication applications with unbalanced pipeline stages can be easily deployed. Our framework eases the development cycle and enables the developers to focus directly on the problems posed by the programming model in the direction of the implementation of a production system.
机译:如今,片上多处理器已成为现实。半导体行业已经认识到这种方法是开发芯片资源最有效的方法,但是这种范例的成功很大程度上取决于并行软件的效率和广泛传播。在表达应用程序并行性的众多技术中,本文重点介绍流水线技术,该技术非常适合于数据密集型多媒体应用程序。我们介绍了用于这些应用的原型平台(基于FPGA)和方法。我们的平台由标准内核和定制异构内核组成。我们讨论了几个案例研究,分析了体系结构和应用程序之间的相互作用,并表明可以轻松部署具有不平衡流水线阶段的多媒体和电信应用程序。我们的框架简化了开发周期,并使开发人员可以直接关注编程模型在生产系统实施方面所提出的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号