首页> 外文会议>Advances in Resist Technology and Processing XXIII pt.2 >Extending i-line Capabilities through Variance Characterization and Tool Enhancements
【24h】

Extending i-line Capabilities through Variance Characterization and Tool Enhancements

机译:通过方差特征描述和工具增强功能扩展i-line功能

获取原文
获取原文并翻译 | 示例

摘要

Continuous economic pressures have moved a large percent of integrated device manufacturing (IDM) operations either overseas or to foundry operations over the last 10 years. These pressures have left the IDM fabs in the U.S. with required COO improvements in order to maintain operations domestically. While the assets of many of these factories are at a very favorable point in the depreciation life cycle, the equipment and processes are constrained to the quality of the equipment in its original state and the degradation over its installed life. With the objective to enhance output and improve process performance, this factory and their primary lithography process tool supplier have been able to extend the usable life of the existing process tools, increase the output of the tool base, and improve the distribution of the CDs on the product produced. Texas Instruments Incorporated lead an investigation with the POLARIS~® Systems & Services business of FSI International to determine the sources of variance in the i-line processing of a wide array of IC device types. Data from the sources of variance were investigated such as PEB temp, PEB delay time, develop recipe, develop time, and develop programming. While PEB processes are a primary driver of acid catalyzed resists, the develop mode is shown in this work to have an overwhelming impact on the wafer to wafer and across wafer CD performance of these i-line processes. These changes have been able to improve the wafer to wafer CD distribution by more than 80 %, and the within wafer CD distribution by more than 50 % while enabling a greater than 50 % increase in lithography cluster throughput. The paper will discuss the contribution from each of the sources of variance and their importance in overall system performance.
机译:在过去的十年中,持续的经济压力已经将集成设备制造(IDM)的很大一部分业务转移到了海外或铸造厂。这些压力使美国IDM晶圆厂必须进行COO改进,才能保持国内运营。尽管这些工厂中许多工厂的资产处于折旧生命周期中非常有利的时刻,但设备和过程却受其原始状态的设备质量以及安装寿命期间的性能下降的限制。为了提高产量和改善工艺性能,该工厂及其主要的光刻工艺工具供应商已经能够延长现有工艺工具的使用寿命,增加工具库的产量,并改善CD的分布。生产的产品。德州仪器(TI)牵头对FSI International的POLARIS〜®系统与服务业务进行调查,以确定各种IC器件类型的i-line处理中的差异来源。研究了来自方差源的数据,例如PEB温度,PEB延迟时间,开发配方,开发时间和开发编程。尽管PEB工艺是酸催化抗蚀剂的主要驱动力,但这项工作显示出显影模式对这些i-line工艺的晶片到晶片以及整个CD CD性能产生了压倒性的影响。这些变化能够使晶片间的CD分布提高80%以上,晶片内的CD分布提高50%以上,同时使光刻集群的吞吐量提高50%以上。本文将讨论每种方差来源的贡献及其在整体系统性能中的重要性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号