首页> 外文会议>25th Annual BACUS Symposium on Photomask Technology pt.2 >FPGA Chip performance Improvement with Gate Shrink through Alternating PSM 90nm process
【24h】

FPGA Chip performance Improvement with Gate Shrink through Alternating PSM 90nm process

机译:通过交替的PSM 90nm工艺实现栅极收缩,提高了FPGA芯片性能

获取原文
获取原文并翻译 | 示例

摘要

In the post-physical verification space called 'Mask Synthesis' a key component of design-for-manufacturing (DFM), double-exposure based, dark-field, alternating PSM (Alt-PSM) is being increasingly applied at the 90nm node in addition with other mature resolution enhancement techniques (RETs) such as optical proximity correction (OPC) and sub-resolution assist features (SRAF). Several high-performance IC manufacturers already use alt-PSM technology in 65nm production. At 90nm having strong control over the lithography process is a critical component in meeting targeted yield goals. However, implementing alt-PSM in production has been challenging due to several factors such as phase conflict errors, mask manufacturing, and the increased production cost due to the need for two masks in the process. Implementation of Alt-PSM generally requires phase compliance rules and proper phase topology in the layout and this has been successful for the technology node with these rules implemented. However, this may not be true for a mature, production process technology, in this case 90 nm. Especially, in the foundry-fabless business model where the foundry provides a standard set of design rules to its customers for a given process technology, and where not all the foundry customers require Alt-PSM in their tapeout flow. With minimum design changes, design houses usually are motivated by higher product performance for the existing designs. What follows is an in-depth review of the motivation to apply alt-PSM on a production FPGA, the DFM challenges to each partner faced, its effect on the tapeout flow, and how design, manufacturing, and EDA teams worked together to resolve phase conflicts, tapeout the chip, and finally verify the silicon results in production
机译:在称为“面罩综合”的物理后验证空间中,制造设计(DFM)的关键组件是基于双曝光的暗场交替PSM(Alt-PSM),越来越多地应用于90nm节点。以及其他成熟的分辨率增强技术(RET),例如光学邻近校正(OPC)和次分辨率辅助功能(SRAF)。几家高性能IC制造商已经在65nm生产中使用alt-PSM技术。在90nm处,对光刻工艺的严格控制对于实现目标良率目标至关重要。但是,由于多种因素(例如相位冲突误差,掩模制造)以及由于工艺中需要两个掩模而导致生产成本增加,在生产中实施alt-PSM一直具有挑战性。 Alt-PSM的实现通常需要布局中的相位合规性规则和适当的相位拓扑,这对于实现了这些规则的技术节点而言是成功的。但是,对于成熟的生产工艺技术(在这种情况下为90 nm),可能并非如此。特别是在无晶圆厂的业务模型中,晶圆厂为给定的工艺技术向客户提供了一套标准的设计规则,并且并非所有的晶圆厂客户在其流片流程中都需要Alt-PSM。在最小化设计更改的情况下,设计公司通常会受到现有设计更高产品性能的激励。接下来是对在生产FPGA上应用alt-PSM的动机,对每个合作伙伴面临的DFM挑战,其对流片流程的影响以及设计,制造和EDA团队如何共同解决阶段的深入综述。冲突,流片芯片,最后验证生产中的硅结果

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号