首页> 外文会议>2017 International Test Conference in Asia >Test generation for open and delay faults in CMOS circuits
【24h】

Test generation for open and delay faults in CMOS circuits

机译:测试生成CMOS电路中的开路和延迟故障

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a novel circuit transformation based method to generate tests for cross-wire open, transistor stuck-open and delay faults inside CMOS cells/gates as well as transition faults in interconnects between gates using a unified model, called dynamic aggressor-victim type of bridging fault model (DBF). The unified fault model allows handling all these faults in one ATPG run and thus the total test generation time can be reduced and very compact (small) test sets can be obtained. In addition, we present a path-based test generation method that aims to choose the smallest set of paths to cover all faults and each path tends to have the largest delay in the CMOS cell containing it. Using this method one can generate tests with better quality without increasing the number of test patterns. Experimental results show that on average 1.28X (1.35X) of the number of test patterns for transition delay faults are sufficient to detect all open and delay faults in CMOS cells as well as the transition faults in gate interconnects of ISCAS'89 (IWLS'05) circuits.
机译:本文提出了一种新的基于电路变换的方法,该方法使用统一模型(称为动态侵害者-受害者类型)来生成针对CMOS单元/栅极内部的跨线开路,晶体管卡死开路和延迟故障以及门之间互连中的过渡故障的测试桥接故障模型(DBF)。统一的故障模型允许在一次ATPG运行中处理所有这些故障,因此可以减少总的测试生成时间,并且可以获得非常紧凑的(小型)测试集。此外,我们提出了一种基于路径的测试生成方法,旨在选择覆盖所有故障的最小路径集,并且每个路径在包含它的CMOS单元中往往具有最大的延迟。使用这种方法可以生成质量更高的测试,而无需增加测试模式的数量。实验结果表明,过渡延迟故障测试图案的平均数量为1.28X(1.35X),足以检测CMOS单元中的所有断路和延迟故障以及ISCAS'89(IWLS' 05)电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号