首页> 外文会议>2016 High Performance Graph Data Management and Processing Workshop >Power-Efficient Breadth-First Search with DRAM Row Buffer Locality-Aware Address Mapping
【24h】

Power-Efficient Breadth-First Search with DRAM Row Buffer Locality-Aware Address Mapping

机译:具有DRAM行缓冲区局部性地址映射的高能效广度优先搜索

获取原文
获取原文并翻译 | 示例

摘要

Graph analysis applications have been widely used in real services such as road-traffic analysis and social network services. Breadth-first search (BFS) is one of the most representative algorithms for such applications; therefore, many researchers have tuned it to maximize performance. On the other hand, owing to the strict power constraints of modern HPC systems, it is necessary to improve power efficiency (i.e., performance per watt) when executing BFS. In this work, we focus on the power efficiency of DRAM and investigate the memory access pattern of a state-of-the-art BFS implementation using a cycle-accurate processor simulator. The results reveal that the conventional address mapping schemes of modern memory controllers do not efficiently exploit row buffers in DRAM. Thus, we propose a new scheme called per-row channel interleaving and improve the DRAM power efficiency by 30.3% compared to a conventional scheme for a certain simulator setting. Moreover, we demonstrate that this proposed scheme is effective for various configurations of memory controllers.
机译:图形分析应用程序已广泛用于实际服务中,例如道路交通分析和社交网络服务。广度优先搜索(BFS)是此类应用程序中最具代表性的算法之一;因此,许多研究人员对其进行了调整,以最大限度地提高性能。另一方面,由于现代HPC系统的严格的功率限制,执行BFS时有必要提高功率效率(即,每瓦性能)。在这项工作中,我们将重点放在DRAM的功率效率上,并使用周期精确的处理器模拟器来研究最新的BFS实现的内存访问模式。结果表明,现代内存控制器的常规地址映射方案无法有效利用DRAM中的行缓冲区。因此,我们提出了一种称为每行通道交织的新方案,与针对特定模拟器设置的常规方案相比,DRAM功率效率提高了30.3%。而且,我们证明了该提出的方案对于存储器控制器的各种配置是有效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号