首页> 外文会议>2016 5th International Conference on Wireless Networks and Embedded Systems >Design and performance analysis of RAM_RD_CONTROL module using Xilinx ISE 14.2
【24h】

Design and performance analysis of RAM_RD_CONTROL module using Xilinx ISE 14.2

机译:使用Xilinx ISE 14.2的RAM_RD_CONTROL模块的设计和性能分析

获取原文
获取原文并翻译 | 示例

摘要

RAM_Read_Control module is designed to control the data read operation to the Random Access Memory (RAM) core. The RAM core is used for saving the raw data in impedance measurement module of Electrical Impedance Tomography (EIT) system, KHU Mark 2.5. The performance of this module is analyzed using XILINX ISE 14.2 design tool on Virtex-5 (xc5vlx20t-ff323) chip. The performance analysis is done for different I/O Standards. HSTL (high speed transceiver logic-I, II, III, IV), LVCMOS15 (low voltage metal oxide semiconductor) and LVTTL (low voltage transistor-transistor logic) I/O standards are used to analyze the performance on Virtex-5 FPGA. This analysis is done at operating frequencies of 400MHz, 500 MHz, 600 MHz and 700 MHz. It is observed that when LVCMOS15 performance results are compared with LVTTL, HSTL_I, II, III, IV at 500MHz, 600MHz, and 700MHz we obtain 65.3%, 65%, 64.5% power reduction respectively. The minimum power reduction is obtained at 700 which are 64.5% when we compared LVCOMS15 with HSTL_IV I/O standard.
机译:RAM_Read_Control模块旨在控制对随机存取存储器(RAM)内核的数据读取操作。 RAM内核用于将原始数据保存在电子阻抗层析成像(EIT)系统的阻抗测量模块KHU Mark 2.5中。使用Virtex-5(xc5vlx20t-ff323)芯片上的XILINX ISE 14.2设计工具分析了该模块的性能。针对不同的I / O标准进行了性能分析。 HSTL(高速收发器逻辑-I,II,III,IV),LVCMOS15(低压金属氧化物半导体)和LVTTL(低压晶体管-晶体管逻辑)I / O标准用于分析Virtex-5 FPGA的性能。该分析是在400MHz,500MHz,600MHz和700MHz的工作频率下进行的。可以看出,将LVCMOS15的性能结果与LVTTL,HSTL_I,II,III,IV在500MHz,600MHz和700MHz处的性能进行比较时,分别获得了65.3%,65%,64.5%的功耗降低。当我们将LVCOMS15与HSTL_IV I / O标准进行比较时,最小功耗降低为700,为64.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号