【24h】

Channel noise scan by using simulations of voltage regulator noise to signals

机译:通过使用电压调节器噪声模拟来进行通道噪声扫描

获取原文
获取原文并翻译 | 示例

摘要

In this paper, channel noise scan approach (CNS) is proposed to efficiently analyze the potential VR-signal coupling issue in the pre-silicon design and the post-silicon debug of the platform development. CNS is based on a new simulation methodology that includes the whole PCB with signals, voltage regulator (VR) networks, and the interaction between the two. The goal of this simulation methodology is to help platform developer to quantify the VR-signal coupling risk and find the outliers of the victim signal nets according to the board layout and the VR design. This methodology can also provide the ability for the designer to do performance/cost tradeoff, layout optimization. To systematically analyze the VR-signal coupling problems, both the frequency and time domain approaches have been developed to characterize the VR-signal coupling in different levels. The frequency domain approach can quickly point out potential issues and the time domain approach is proved to be consistent with the frequency domain but with more detail and intuitive information. A design flow is given to efficiently identify the outliers of victim signals by VR noise coupling impact. Designers can improve the layout based on channel noise scan results from the simulations.
机译:本文提出了通道噪声扫描方法(CNS),以有效分析平台开发前硅设计和硅后调试中潜在的VR信号耦合问题。 CNS基于一种新的仿真方法,该方法包括带有信号的整个PCB,稳压器(VR)网络以及两者之间的交互作用。这种仿真方法的目的是帮助平台开发人员根据电路板布局和VR设计来量化VR信号耦合风险,并找到受害者信号网的异常值。这种方法还可以为设计人员提供进行性能/成本折衷,布局优化的能力。为了系统地分析VR信号耦合问题,已经开发了频域和时域方法来表征不同级别的VR信号耦合。频域方法可以快速指出潜在的问题,而时域方法被证明与频域一致,但具有更多的细节和直观的信息。给出了设计流程,以通过VR噪声耦合影响有效地识别受害者信号的异常值。设计人员可以根据仿真中的通道噪声扫描结果来改善布局。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号