首页> 外文会议>2012 19th IEEE International Conference on Electronics, Circuits and Systems. >Low energy high speed reed-solomon decoder using two parallel modified evaluator Inversionless Berlekamp-Massey
【24h】

Low energy high speed reed-solomon decoder using two parallel modified evaluator Inversionless Berlekamp-Massey

机译:使用两个并行修改的评估器的低能量高速里德-所罗门解码器无反转Berlekamp-Massey

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a low power high throughput Reed Solomon decoder designed optimally for handheld devices under the DVB-H standard. This architecture based on Decomposed Inversionless Berlekamp-Massey Algorithm (DiBM), where the error locator and evaluator polynomial can be computed serially. In the proposed architecture, a new scheduling of 6 Finite Field Multipliers (FFMs) is used to calculate the error locator polynomial in a two parallel way and these multipliers are reused to calculate the error evaluator polynomial in a novel architecture called two parallel modified evaluator decomposed inversionless Berlekamp-Massey (MEDiBM) to achieve low energy. This architecture is tested in a pipelined two parallel decoder. This decoder has been implemented by 0:13µm CMOS IBM standard cells for RS(204; 188) and gave gate count of 33K and area of 1:06mm2. Simulation results show this approach can work successfully at the data rate 100Mbps with power dissipation of 0:266mW.
机译:本文提出了一种低功耗,高吞吐量的Reed Solomon解码器,该解码器针对DVB-H标准下的手持设备进行了优化设计。该架构基于可分解的无逆Berlekamp-Massey算法(DiBM),其中误差定位器和评估器多项式可以串行计算。在所提出的体系结构中,使用新的6个有限域乘法器(FFM)调度以两种并行方式计算错误定位器多项式,并且在称为两种并行修改的评估器的新型体系结构中,这些乘数被重用于计算错误评估器多项式。无反转Berlekamp-Massey(MEDiBM)以实现低能耗。该架构在流水线式两个并行解码器中进行了测试。该解码器已通过RS(204; 188)的0:13µm CMOS IBM标准单元实现,门数为33K,面积为1:06mm 2 。仿真结果表明,该方法可以在数据速率为100Mbps且功耗为0:266mW的情况下成功运行。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号