首页> 外国专利> Method and apparatus of core timing prediction of core logic in the chip-level implementation process through an over-core window on a chip-level routing layer

Method and apparatus of core timing prediction of core logic in the chip-level implementation process through an over-core window on a chip-level routing layer

机译:通过芯片级路由层上的超核窗口在芯片级实施过程中对核心逻辑进行核心时序预测的方法和装置

摘要

A method and/or an apparatus of core timing prediction is disclosed. In one embodiment, a method may include generating a core timing model of a core logic that is accurately transferable to any chip-level integration process. The method may reduce performance degradation and/or performance variation of the core logic caused by a number of interactions between core logic components and chip-level components in the chip-level integration process. In addition, the core timing model of the core logic may be generated by filling un-wired tracks with metal in any of an outermost layer of the core logic after a core logic routing and constructing a layer at least an area of and adjacent to any of the outermost layer of the core logic with grounded metal that is orthogonal to those of the metal used in the outermost layer of the core logic.
机译:公开了核心定时预测的方法和/或设备。在一个实施例中,一种方法可以包括生成可被准确地转移到任何芯片级集成过程的核心逻辑的核心时序模型。该方法可以减少由芯片级集成过程中的核心逻辑组件和芯片级组件之间的多次交互引起的核心逻辑的性能下降和/或性能变化。另外,可以通过在核心逻辑布线之后在核心逻辑的最外层中的任何一层中的金属中填充金属的未布线的轨迹并构造至少一个与任何一个区域相邻的层来生成核心逻辑的核心时序模型。芯逻辑最外层的接地金属与芯逻辑最外层中使用的金属正交。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号