首页> 外国专利> Prototype verification system and verification method for high-end fault-tolerant computer

Prototype verification system and verification method for high-end fault-tolerant computer

机译:高端容错计算机的原型验证系统及验证方法

摘要

A prototype verification system and method are provided for a high-end fault-tolerant computer. The system includes multiple single junction prototype verification systems and an interconnection router chipset. The single junction prototype verification systems are interconnected through the interconnection router chipset. Each single junction prototype verification system includes a computer board which is a four-path tightly-coupled computer board, and a chip verification board including two junction controller chipsets. Each junction controller chipset includes two field-programmable gate array (FGPA) chips which bear a logic of one junction controller together, and an interconnection board including two FGPA chips. Each FPGA chip provides a high speed interconnection port used to achieve protocol interconnection between two paths of the computer board and one of the junction controller chipsets.
机译:提供了一种用于高端容错计算机的原型验证系统和方法。该系统包括多个单结原型验证系统和一个互连路由器芯片组。单结原型验证系统通过互连路由器芯片组互连。每个单结原型验证系统包括一个计算机板和一个芯片验证板,该计算机板是四路径紧密耦合的计算机板,而芯片验证板则包含两个结控制器芯片组。每个结点控制器芯片组包括两个将一个结点控制器的逻辑结合在一起的现场可编程门阵列(FGPA)芯片,以及包含两个FGPA芯片的互连板。每个FPGA芯片都提供了一个高速互连端口,该高速互连端口用于实现计算机板的两个路径与一个结点控制器芯片组之间的协议互连。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号