首页> 外文OA文献 >A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS
【2h】

A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS

机译:适用于65 nm CMOS的FMCW雷达应用的56.4至63.4 GHz多速率全数字小数N分频PLL

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A mm-wave digital transmitter based on a 60 GHz all-digital phase-locked loop (ADPLL) with wideband frequency modulation (FM) for FMCW radar applications is proposed. The fractional-N ADPLL employs a high-resolution 60 GHz digitally-controlled oscillator (DCO) and is capable of multi-rate two-point FM. It achieves a measured rms jitter of 590.2 fs, while the loop settles within 3 μs. The measured reference spur is only -74 dBc, the fractional spurs are below -62 dBc, with no other significant spurs. A closed-loop DCO gain linearization scheme realizes a GHz-level triangular chirp across multiple DCO tuning banks with a measured frequency error (i.e., nonlinearity) in the FMCW ramp of only 117 kHz rms for a 62 GHz carrier with 1.22 GHz bandwidth. The synthesizer is transformer-coupled to a 3-stage neutralized power amplifier (PA) that delivers +5 dBm to a 50 Ω load. Implemented in 65 nm CMOS, the transmitter prototype (including PA) consumes 89 mW from a 1.2 V supply.
机译:提出了一种基于60 GHz全数字锁相环(ADPLL)和宽带调频(FM)的毫米波数字发射机,用于FMCW雷达应用。分数N ADPLL采用高分辨率60 GHz数字控制振荡器(DCO),并能够进行多速率两点FM。它测得的均方根抖动为590.2 fs,而环路稳定在3μs之内。测得的基准杂散仅为-74 dBc,分数杂散低于-62 dBc,没有其他显着杂散。对于具有1.22 GHz带宽的62 GHz载波,闭环DCO增益线性化方案可实现跨多个DCO调谐库的GHz级三角线性调频,在FMCW斜坡中测得的频率误差(即非线性)仅为117 kHz rms。该合成器通过变压器耦合到一个三级中和功率放大器(PA),该放大器可为50Ω负载提供+5 dBm的功率。发射器原型(包括PA)采用65 nm CMOS实现,使用1.2 V电源消耗的功耗为8​​9 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号