...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Discrete-Time Mixing Receiver Architecture for RF-Sampling Software-Defined Radio
【24h】

Discrete-Time Mixing Receiver Architecture for RF-Sampling Software-Defined Radio

机译:Discrete-Time Mixing Receiver Architecture for RF-Sampling Software-Defined Radio

获取原文
获取原文并翻译 | 示例
           

摘要

A discrete-time (DT) mixing architecture for RF-sampling receivers is presented. This architecture makes RF sampling more suitable for software-defined radio (SDR) as it achieves wideband quadrature demodulation and wideband harmonic rejection. The paper consists of two parts. In the first part, different downconversion techniques are classified and compared, leading to the definition of a DT mixing concept. The suitability of CT-mixing and RF-sampling receivers to SDR is also discussed. In the second part, we elaborate the DT-mixing architecture, which can be realized by de-multiplexing. Simulation shows a wideband 90$^{circ}$ phase shift between I and Q outputs without systematic channel bandwidth limitation. Oversampling and harmonic rejection relaxes RF pre-filtering and reduces noise and interference folding. A proof-of-concept DT-mixing downconverter has been built in 65 nm CMOS, for 0.2 to 0.9 GHz RF band employing 8-times oversampling. It can reject 2nd to 6th harmonics by 40 dB typically and without systematic channel bandwidth limitation. Without an LNA, it achieves a gain of ${-}$0.5 to 2.5 dB, a DSB noise figure of 18 to 20 dB, an ${hbox{IIP3}} = +$10 dBm, and an ${hbox{IIP2}} = +$53 dBm, while consuming less than 19 mW including multiphase clock generation.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号