...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 28-nm 6-GHz 2-bit Continuous-Time ΔΣ ADC With ?101-dBc THD and 120-MHz Bandwidth Using Blind Digital DAC Error Correction
【24h】

A 28-nm 6-GHz 2-bit Continuous-Time ΔΣ ADC With ?101-dBc THD and 120-MHz Bandwidth Using Blind Digital DAC Error Correction

机译:A 28-nm 6-GHz 2-bit Continuous-Time ΔΣ ADC With ?101-dBc THD and 120-MHz Bandwidth Using Blind Digital DAC Error Correction

获取原文
获取原文并翻译 | 示例
           

摘要

In this article, a 6-GHz, 2-bit, fourth-order continuous-time delta–sigma (CT $Delta Sigma $ ) analog-to-digital converter (ADC) fabricated in 28-nm CMOS is presented. It achieves ?101- and ?105-dBc total harmonic distortion (THD)/third-order inter-modulation (IM3) typically and 72.3-dB signal to noise and distortion ratio (SNDR) in 120-MHz bandwidth (BW). The ADC comprises four cascaded integrators with inverter-based amplifiers, an offset compensated 2-bit quantizer, and calibrated 2-bit feedback (FB) digital-to-analog converter (DAC). The DAC and quantizer employ blind digital calibration techniques enabling the wideband linearity performance. The ADC does not require any external test signal during calibration. The power dissipation of the modulator core, including demultiplexer, is 108.8 mW.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号