...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Gate Mapping Automation for Asynchronous NULL Convention Logic Circuits
【24h】

Gate Mapping Automation for Asynchronous NULL Convention Logic Circuits

机译:异步NULL约定逻辑电路的门映射自动化

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Design automation techniques are a key challenge in the widespread application of timing-robust asynchronous circuit styles. In this paper, a new methodology for mapping multi-rail logic expressions to a NULL convention logic (NCL) gate library is proposed. The new methodology is then compared to another recently proposed mapping approach, demonstrating that the new methodology can further reduce the area and improve the delay of NCL circuits. Also, in contrast to the original approach, which only targets area reduction, the new methodology can target any arbitrary cost function or use any subset of the NCL gate library for mapping. In order to automate the new methodology and compare it with the original one, both methodologies were implemented in the Perl programming language and compared in terms of mapping performance and runtime. The results show that, depending on the test circuit, the new methodology can offer up to 10% improvement in area, and 39% improvement in delay.
机译:在时序稳健的异步电路样式的广泛应用中,设计自动化技术是一个关键挑战。本文提出了一种将多轨逻辑表达式映射到NULL约定逻辑(NCL)门库的新方法。然后将该新方法与最近提出的另一种映射方法进行比较,证明该新方法可以进一步减小面积并改善NCL电路的延迟。此外,与仅以减少面积为目标的原始方法相比,新方法可以针对任何任意成本函数或使用NCL门库的任何子集进行映射。为了使新方法自动化并与原始方法进行比较,两种方法均以Perl编程语言实现,并在映射性能和运行时方面进行了比较。结果表明,根据测试电路的不同,新方法可以将面积减少多达10%,将延迟减少39%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号