...
首页> 外文期刊>Journal of circuits, systems and computers >VLSI IMPLEMENTATION OF WiMax CONVOLUTIONAL TURBO CODE ENCODER AND DECODER
【24h】

VLSI IMPLEMENTATION OF WiMax CONVOLUTIONAL TURBO CODE ENCODER AND DECODER

机译:WiMax卷积涡轮编码器和解码器的VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

A VLSI encoder and decoder implementation for the IEEE 802.16 WiMax convolutional turbo code is presented. Architectural choices employed to achieve high throughput, while granting a limited occupation of resources, are addressed both for the encoder and decoder side, including also the subblock interleaving and symbol selection functions specified in the standard. The complete encoder and decoder architectures, implemented on a 0.13μm standard cell technology, sustain a decoded throughput of more than 90 Mb/s with a 200 MHz clock frequency. The encoder has the complexity of 9.2 kgate of logic and 187.2 kbit of memory, whereas the complete decoder requires 167.7 kgate and 1163 kbit.
机译:提出了用于IEEE 802.16 WiMax卷积Turbo码的VLSI编码器和解码器实现。编码器和解码器端都解决了在实现高吞吐量的同时,要允许占用资源的架构选择,包括标准中指定的子块交织和符号选择功能。完整的编码器和解码器架构以0.13μm标准单元技术实现,在200 MHz时钟频率下可保持90 Mb / s以上的解码吞吐量。编码器的逻辑复杂度为9.2 kgate,逻辑为9.2 kgate,存储器为187.2 kbit,而完整的解码器则为167.7 kgate和1163 kbit。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号