...
首页> 外文期刊>IEEE personal communications >Error control coding in software radios: an FPGA approach
【24h】

Error control coding in software radios: an FPGA approach

机译:软件无线电中的错误控制编码:一种FPGA方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Among the various tasks performed by software radios is the reconfiguration of the error control coding algorithm to match the requirement of the radio personality. In the digital radio processor, proper assignment of tasks between DSPs and FPGAs provides performance improvements over the use of DSPs alone. Error control coding functions are good candidates to reside on the FPGA side of this functional partition. Unfortunately, good VLSI designs for codes using BCH or Reed-Solomon codes do not map well to FPGAs. Good FPGA designs must parallelize at every opportunity, minimize timing delays through intelligent floor planning, and use each logic block to its fullest. We demonstrate the merits of these concepts by comparing the performance of popular finite field multiplier designs.
机译:在软件无线电执行的各种任务中,有一个错误控制编码算法的重新配置,以匹配无线电个性的要求。在数字无线电处理器中,在DSP和FPGA之间正确分配任务比单独使用DSP可以提高性能。错误控制编码功能是驻留在该功能分区的FPGA端的很好的选择。不幸的是,使用BCH或Reed-Solomon代码的良好VLSI设计无法很好地映射到FPGA。优秀的FPGA设计必须抓住每一个机会进行并行处理,通过智能布局规划将时序延迟降至最低,并充分利用每个逻辑模块。通过比较流行的有限域乘法器设计的性能,我们证明了这些概念的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号