首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >A Low-Noise Direct Incremental A/D Converter for FET-Based THz Imaging Detectors
【2h】

A Low-Noise Direct Incremental A/D Converter for FET-Based THz Imaging Detectors

机译:一种基于FET的THz成像检测器的低噪声直接增量式A / D转换器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents the design, implementation and characterization results of a pixel-level readout chain integrated with a FET-based terahertz (THz) detector for imaging applications. The readout chain is fabricated in a standard 150-nm CMOS technology and contains a cascade of a preamplification and noise reduction stage based on a parametric chopper amplifier and a direct analog-to-digital conversion by means of an incremental ΣΔ converter, performing a lock-in operation with modulated sources. The FET detector is integrated with an on-chip antenna operating in the frequency range of 325–375 GHz and compliant with all process design rules. The cascade of the FET THz detector and readout chain is evaluated in terms of responsivity and Noise Equivalent Power (NEP) measurements. The measured readout input-referred noise of 1.6 μVrms allows preserving the FET detector sensitivity by achieving a minimum NEP of 376 pW/Hz in the optimum bias condition, while directly providing a digital output. The integrated readout chain features 65-dB peak-SNR and 80-μW power consumption from a 1.8-V supply. The area of the antenna-coupled FET detector and the readout chain fits a pixel pitch of 455 μm, which is suitable for pixel array implementation. The proposed THz pixel has been successfully applied for imaging of concealed objects in a paper envelope under continuous-wave illumination.
机译:本文介绍了与基于FET的太赫兹(THz)检测器集成在一起的用于成像应用的像素级读出链的设计,实现和表征结果。读出链采用标准的150 nm CMOS技术制造,并包含级联的基于参数斩波放大器的前置放大和降噪级,并通过增量ΣΔ转换器直接进行模数转换,从而实现锁定-在调制源下运行。 FET检测器与工作在325–375 GHz频率范围内并符合所有工艺设计规则的片上天线集成在一起。 FET THz检测器和读出链的级联根据响应度和噪声等效功率(NEP)测量进行评估。测得的读数输入参考噪声为1.6μVrms,通过实现最小376 pW的NEP来保持FET检测器的灵敏度/ Hz ,同时直接提供数字输出。集成的读取链具有1.8V电源的65dB峰值SNR和80μW的功耗。天线耦合FET检测器和读出链的面积适合455μm的像素间距,适用于像素阵列实现。所提出的太赫兹像素已成功应用于连续波照明下纸信封中隐藏物体的成像。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号