首页> 外文学位 >Design, characterization and compact modeling of novel silicon controlled rectifier (SCR)-based devices for electrostatic discharge (ESD) protection applications in integrated circuits.
【24h】

Design, characterization and compact modeling of novel silicon controlled rectifier (SCR)-based devices for electrostatic discharge (ESD) protection applications in integrated circuits.

机译:新型基于硅的可控整流器(SCR)的器件的设计,表征和紧凑模型,用于集成电路中的静电放电(ESD)保护应用。

获取原文
获取原文并翻译 | 示例

摘要

Electrostatic Discharge (ESD), an event of a sudden transfer of electrons between two bodies at different potentials, happens commonly throughout nature. When such even occurs on integrated circuits (ICs), ICs will be damaged and failures result. As the evolution of semiconductor technologies, increasing usage of automated equipments and the emerging of more and more complex circuit applications, ICs are more sensitive to ESD strikes. Main ESD events occurring in semiconductor industry have been standardized as human body model (HBM), machine model (MM), charged device model (CDM) and international electrotechnical commission model (IEC) for control, monitor and test. In additional to the environmental control of ESD events during manufacturing, shipping and assembly, incorporating on-chip ESD protection circuits inside ICs is another effective solution to reduce the ESD-induced damage. This dissertation presents design, characterization, integration and compact modeling of novel silicon controlled rectifier (SCR)-based devices for on-chip ESD protection.;The SCR-based device with a snapback characteristic has long been used to form a VSS-based protection scheme for on-chip ESD protection over a broad rang of technologies because of its low on-resistance, high failure current and the best area efficiency. The ESD design window of the snapback device is defined by the maximum power supply voltage as the low edge and the minimum internal circuitry breakdown voltage as the high edge. The downscaling of semiconductor technology keeps on squeezing the design window of on-chip ESD protection. For the submicron process and below, the turn-on voltage and sustain voltage of ESD protection cell should be lower than 10 V and higher than 5 V, respectively, to avoid core circuit damages and latch-up issue. This presents a big challenge to device/circuit engineers. Meanwhile, the high voltage technologies push the design window to another tough range whose sustain voltage, 45 V for instance, is hard for most snapback ESD devices to reach. Based on the in-depth elaborating on the principle of SCR-based devices, this dissertation first presents a novel unassisted, low trigger- and high holding-voltage SCR (uSCR) which can fit into the aforesaid ESD design window without involving any extra assistant circuitry to realize an area-efficient on-chip ESD protection for low voltage applications. The on-chip integration case is studied to verify the protection effectiveness of the design. Subsequently, this dissertation illustrate the development of a new high holding current SCR (HHC-SCR) device for high voltage ESD protection with increasing the sustain current, not the sustain voltage, of the SCR device to the latchup-immune level to avoid sacrificing the ESD protection robustness of the device.;The ESD protection cells have been designed either by using technology computer aided design (TCAD) tools or through trial-and-error iterations, which is cost- or time-consuming or both. Also, the interaction of ESD protection cells and core circuits need to be identified and minimized at pre-silicon stage. It is highly desired to design and evaluate the ESD protection cell using simulation program with integrated circuit emphasis (SPICE)-like circuit simulation by employing compact models in circuit simulators. And the compact model also need to predict the response of ESD protection cells to very fast transient ESD events such as CDM event since it is a major ESD failure mode. The compact model for SCR-based device is not widely available. This dissertation develops a macromodeling approach to build a comprehensive SCR compact model for CDM ESD simulation of complete I/O circuit. This modeling approach offers simplicity, wide availability and compatibility with most commercial simulators by taking advantage of using the advanced BJT model, Vertical Bipolar Inter-Company (VBIC) model. SPICE Gummel-Poon (SGP) model has served the ICs industry well for over 20 years while it is not sufficiently accurate when using SGP model to build a compact model for ESD protection SCR. This dissertation seeks to compare the difference of SCR compact model built by using VBIC and conventional SGP in order to point out the important features of VBIC model for building an accurate and easy-CAD implement SCR model and explain why from device physics and model theory perspectives.
机译:静电放电(ESD)是电子在两个处于不同电位的物体之间突然转移的事件,在整个自然界普遍发生。甚至在集成电路(IC)上发生这种情况时,IC也会被损坏并导致故障。随着半导体技术的发展,自动化设备的日益使用以及越来越复杂的电路应用的出现,IC对ESD冲击越来越敏感。半导体行业中发生的主要ESD事件已被标准化为用于控制,监视和测试的人体模型(HBM),机器模型(MM),充电设备模型(CDM)和国际电工委员会模型(IEC)。除了在制造,运输和组装过程中对ESD事件进行环境控制外,在IC内部集成片上ESD保护电路是减少ESD引起的损坏的另一种有效解决方案。本文介绍了用于片上ESD保护的新型基于SCR的器件的设计,表征,集成和紧凑建模。;具有回弹特性的SCR器件长期以来一直用于形成基于VSS的保护由于其低导通电阻,高故障电流和最佳面积效率,该方案可用于多种技术的片上ESD保护。骤回设备的ESD设计窗口由最大电源电压定义为低沿,最小内部电路击穿电压定义为高沿。半导体技术的缩小一直在挤压片上ESD保护的设计窗口。对于亚微米工艺及以下工艺,ESD保护单元的开启电压和维持电压应分别低于10 V和高于5 V,以避免核心电路损坏和闩锁问题。这给设备/电路工程师带来了巨大的挑战。同时,高压技术将设计窗口推到了另一个艰难的范围,例如,对于大多数骤回ESD器件而言,维持电压(例如45 V)很难达到。在深入阐述基于可控硅的器件原理的基础上,本文首先提出了一种新型的,无辅助的,低触发和高保持电压的可控硅(uSCR),该器件可适用于上述ESD设计窗口,而无需任何额外的辅助工具该电路可为低压应用实现面积有效的片上ESD保护。研究了片上集成情况,以验证设计的保护效果。随后,本论文说明了一种新的用于高压ESD保护的高保持电流SCR(HHC-SCR)器件的开发,该器件将SCR器件的维持电流而非维持电压提高到了闩锁免疫电平,从而避免了牺牲器件的ESD保护鲁棒性; ESD保护单元是通过使用技术计算机辅助设计(TCAD)工具或通过反复试验而设计的,而反复试验又反复进行,这既费钱又费时,或者同时进行。同样,需要在预硅阶段识别并最小化ESD保护单元与核心电路的相互作用。迫切需要通过在电路仿真器中采用紧凑模型,使用具有类似于集成电路重点(SPICE)的电路仿真的仿真程序来设计和评估ESD保护单元。紧凑模型还需要预测ESD保护单元对非常快速的瞬态ESD事件(例如CDM事件)的响应,因为它是主要的ESD故障模式。基于SCR的设备的紧凑模型并不广泛。本文提出了一种宏观建模方法,以建立用于完整I / O电路的CDM ESD仿真的综合SCR紧凑模型。通过使用高级BJT模型,垂直双极公司间(VBIC)模型,这种建模方法可提供简单,广泛的可用性并与大多数商用模拟器兼容。 SPICE Gummel-Poon(SGP)模型已经为IC行业服务了20多年,而当使用SGP模型构建用于ESD保护SCR的紧凑模型时,它还不够准确。本文旨在比较使用VBIC和常规SGP构建的SCR紧凑模型的差异,以指出VBIC模型在构建精确且易于CAD实现的SCR模型方面的重要特征,并从设备物理学和模型理论的角度解释为什么。

著录项

  • 作者

    Lou, Lifang.;

  • 作者单位

    University of Central Florida.;

  • 授予单位 University of Central Florida.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 134 p.
  • 总页数 134
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号