首页> 外文学位 >Dynamic CMOS circuit power dissipation methodology in low power high bandwidth chip design.
【24h】

Dynamic CMOS circuit power dissipation methodology in low power high bandwidth chip design.

机译:低功耗高带宽芯片设计中的动态CMOS电路功耗方法。

获取原文
获取原文并翻译 | 示例

摘要

In a Power Efficiency System (PES), Energy Efficiency Systems (EES)/Energy Aware Computing (EAC) is a qualitative system attribute that is quantified through specific measure at the same time. In this dissertation, low power dynamic CMOS circuit for a power dissipation methodology will be considered as a high bandwidth communication chip design. Dynamic CMOS high performance chips and system design in Hierarchical Power Efficiency System (HPES) will be considered for high bandwidth communications while low power consumption and high speed are major design goals in VLSI design area.; In order to improve the power vs. bandwidth tradeoff, it is necessary to consider digital power dissipation methodology and power reduction techniques. Based on experiments, we are maximizing the performance of chip taking into account delay and power. This dissertation describes the behavior of power dissipation tradeoff between performance and energy with dynamic and static power consumption in low power high bandwidth CMOS circuits. It also discusses a novel approach of Dynamic Multi-Threshold (DMT) logic in static power consumption. The results of computer simulations of these circuits are compared and possible improvements and applications are discussed.
机译:在电源效率系统(PES)中,能源效率系统(EES)/能源意识计算(EAC)是定性的系统属性,可同时通过特定的措施进行量化。本文以低功耗动态CMOS电路为研究对象,将其作为高带宽通信芯片设计。分层功率效率系统(HPES)中的动态CMOS高性能芯片和系统设计将被考虑用于高带宽通信,而低功耗和高速是VLSI设计领域的主要设计目标。为了改善功耗与带宽的权衡,必须考虑数字功耗方法和功耗降低技术。根据实验,我们在考虑延迟和功耗的情况下最大化芯片的性能。本文描述了低功耗高带宽CMOS电路中功耗与动态功耗和静态功耗之间权衡的行为。它还讨论了静态功耗中动态多阈值(DMT)逻辑的新颖方法。比较了这些电路的计算机仿真结果,并讨论了可能的改进和应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号