首页> 外文会议>Proceedings of the 14th ACM/IEEE international symposium on Low power electronics and design >Exploration of 3D stacked L2 cache design for high performance and efficient thermal control
【24h】

Exploration of 3D stacked L2 cache design for high performance and efficient thermal control

机译:探索用于高性能和高效热控制的3D堆叠L2缓存设计

获取原文
获取原文并翻译 | 示例

摘要

The three-dimensional (3D) integration enables stacking large memory on top of chip-multi-processors (CMPs). Compared to the 2D case, the extra dimension and high bandwidth provide more options for the design of on-chip memory such as L2 caches. In this work, we study the design of 3D stacked set-associative L2 caches through managing the placement of cache ways. The evaluation results show that the placement has an impact on the performance. In addition, we propose a technique of shadow tag to dynamically adjust the working size of the 3D cache in order to save power and reduce the peak temperature. Evaluation results show that the proposed inter-layer core-based-distribution placement of 3D cache ways is the best design option, when both the performance and thermal management are considered.
机译:三维(3D)集成可在芯片多处理器(CMP)顶部堆叠大型内存。与2D情况相比,额外的尺寸和高带宽为片上存储器(例如L2高速缓存)的设计提供了更多选择。在这项工作中,我们通过管理缓存方式的放置来研究3D堆栈集关联L2缓存的设计。评估结果表明,放置位置对性能有影响。此外,我们提出了一种阴影标签技术来动态调整3D缓存的工作大小,以节省功耗并降低峰值温度。评估结果表明,在兼顾性能和散热管理的情况下,建议的3D缓存层间基于核心的分布布局是最佳的设计选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号