首页> 外文会议>Proceedings of the 14th ACM/IEEE international symposium on Low power electronics and design >A low power 3D integrated FFT engine using hypercube memory division
【24h】

A low power 3D integrated FFT engine using hypercube memory division

机译:使用超立方体内存划分的低功耗3D集成FFT引擎

获取原文
获取原文并翻译 | 示例

摘要

In this paper we demonstrate a floating point FFT processor that leverages both 3D integration and a hypercube memory division scheme to reduce the power consumption of a 1024 point FFT down to 4.227 μJ. The hypercube memory division scheme lowers the energy per memory access by 59.2% while only increasing the total area required by 16.8%, while using 3D integration reduces the logic power by 5.2%. For comparison, we analyze the amount of power and wire length reduction that can be expected from 3D integration for normal digital logic circuits.
机译:在本文中,我们演示了一种浮点FFT处理器,该处理器同时利用3D集成和超立方体内存划分方案将1024点FFT的功耗降低至4.227μJ。超立方体内存划分方案将每次内存访问的能耗降低了59.2%,而仅将所需的总面积增加了16.8%,而使用3D集成则将逻辑功耗降低了5.2%。为了进行比较,我们分析了正常数字逻辑电路的3D集成可以预期的功耗和线长减少量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号